

http://journals.tubitak.gov.tr/elektrik/

Turk J Elec Eng & Comp Sci (2018) 26: 882 – 894 © TÜBİTAK doi:10.3906/elk-1708-179

Research Article

# Wide bandwidth CMOS four-quadrant mixed mode analogue multiplier using a second generation current conveyor circuit

Thouraya ETTAGHZOUTI<sup>1,\*</sup>, Néjib HASSEN<sup>1</sup>, Karima GARRADHI<sup>1</sup>, Kamel BESBES<sup>1,2</sup>

<sup>1</sup>Micro-Electronics and Instrumentation Laboratory, University of Monastir, Tunisia <sup>2</sup>Centre for Research on Microelectronics and Nanotechnology, Technopole of Sousse, Tunisia

| <b>Received:</b> 17.08.2017 | • | Accepted/Published Online: 11.12.2017 | • | Final Version: 30.03.2018 |
|-----------------------------|---|---------------------------------------|---|---------------------------|
|-----------------------------|---|---------------------------------------|---|---------------------------|

Abstract: This paper presents a new realization for a CMOS four-quadrant analogue multiplier. The proposed circuit is composed of three second generation current conveyor circuits (CCII), two NMOS transistors operating in the linear region, and four passive resistances. It can be operated in current mode and voltage mode without changing the circuit topology. The simulations results of the proposed mixed mode multiplier are verified by TSPICE simulator based on the BSIM3v3 transistor model for TSMC 0.18  $\mu$ m CMOS process available from MOSIS at 25 °C with ±0.8 V supply voltage. Through the use of resistive compensation with different passive resistance values, the voltage mode responses present ±0.25 V dynamic range with THD less than 0.114% and wide bandwidth extended from 3.42 GHz to 4.1 GHz. The current mode responses show ±150  $\mu$ A dynamic range with a maximum THD value about 0.083% and large bandwidth expanded from 2.67 GHz to 3.12 GHz.

Key words: Multiplier, CCII, mixed mode, four-quadrant, accuracy, resistive compensation technique

## 1. Introduction

Analogue multipliers are considered a basic building block widely used in many systems and applications. They can be found in adaptive filters, frequency doublers, modulators, demodulators, automatic gain, controlling artificial neural networks, image processing, and fuzz logic controllers. This device has generally two inputs (X, Y) and a single output (Z). The relationship between input–output terminals is given as Z = K X Y, where K is a constant with suitable dimension. The multiplier circuits are classified into three groups depending on the operating mode. It can be configured in voltage mode, current mode, or mixed mode and it can be functioned in one-quadrant, two-quadrant [1–3], or four-quadrant [4–11].

In the literature, a variety of multiplier circuits using active elements such as current conveyor (CC) [12–17], operational trans-conductance amplifier (OTA) [18,19], and operational amplifier (Op-amp) [20,21] have received a considerable attention thanks to their good features, namely high accuracy, large dynamic range, wide bandwidth, small active chip area, and low power consumption.

In this paper, a new configuration of a CMOS four-quadrant mixed mode analogue multiplier circuit composed of three second generation current conveyor circuits, two NMOS transistors operating in the linear region, and four passive resistances is proposed. In the order to improve its bandwidth, a resistive compensation technique is used at the level of all current mirrors of CCII. The TSPICE simulator based on the BSIM3v3 transistor model (level 49) for TSMC 0.18  $\mu$ m CMOS process available from MOSIS has been used to verify the

\*Correspondence: thourayataghzouti@yahoo.fr

simulation results of the proposed CCII circuit and multiplier circuit. The second generation current conveyor circuit CCII is characterized by large dynamic range with an excellent accuracy, high output impedance at Z and Y terminals, a low input impedance at X terminal ( $R_X = 14.79 \ \Omega$ ), and unity voltage and current gains. According to different values of resistance compensation, the voltage and current mode bandwidths are extended respectively from 4.23 GHz to 5.66 GHz and from 3.91 GHz to 4.95 GHz with 290  $\mu$ W power consumption. The proposed multiplier is simulated with the same simulation conditions of CCII. The DC simulation results present large dynamic ranges of  $\pm 250 \text{ mV}$  with THD less than 0.114% in voltage mode and  $\pm 150 \ \mu$ A with a maximum THD value about 0.083% in current mode. The AC simulation results show wide bandwidths extended from 3.42 GHz to 4.1 GHz in voltage mode and from 2.67 GHz to 3.12 GHz in current mode.

#### 2. Bandwidth aspects in second generation current conveyors

#### 2.1. Resistive compensation technique

The use of wide bandwidth integrated circuits is required for numerous applications operating at high frequency. In the order to reuse the classic circuit structures and to make it adaptive for technological development, the designers usually use the resistive compensation technique by integrating a passive resistance between the gate and drain of each primary transistor pair of the current mirror.

The simple current mirror circuit and their equivalent schema are presented in Figure 1. The relationship between input and output current is given in (1). By considering that the transistors M1 and M2 are identical  $(C_{gs1} = C_{gs2} = C_{gs}, r_{o1} = r_{o2} = r_o, g_{m1} = g_{m2} = g_m)$  and the hypothesis given in (2) is verified, the transfer function became under the form of first order filter (3), whose bandwidth depends on trans-conductance  $(g_m)$ and gate-source capacitance  $(C_{gs})$  [22–24].



Figure 1. Simple current mirror and their equivalent schema.

$$\frac{I_{OUT}}{I_{IN}} = \frac{g_m r_o + 1}{s 2 r_o C_{gs} + g_m r_o + 1} \tag{1}$$

$$r_o g_m >> 1 \tag{2}$$

$$\frac{I_{OUT}}{I_{IN}} = \frac{1}{s_{q_m}^2 C_{gs} + 1}$$
(3)

The pulsation and cutoff frequency expressions are given by

$$\omega_o = \frac{g_m}{2C_{gs}} \quad f_o = \frac{g_m}{4\pi C_{gs}}$$

The simple current mirror with a passive resistance R added between the two gates of M1 and M2 transistors and their equivalent schema are presented in Figure 2.



Figure 2. Current mirror circuit with resistance compensation and their equivalent schema.

The relationship between the input and output current of a simple current mirror with resistance compensation is given in (4). By using (2), the transfer function has become as shown in (5). This equation has two poles and one zero.

$$\frac{I_{OUT}}{I_{IN}} = \frac{(r_o g_m + 1) (sRC_{gs} + 1)}{s^2 R r_o C_{gs}^2 + s (R + 2r_o) C_{gs} + r_o g_m + 1}$$
(4)

$$\frac{I_{OUT}}{I_{IN}} = \frac{sRC_{gs} + 1}{s^2 \frac{R}{g_m} C_{gs}^2 + s \frac{(2r_o + R)}{r_o g_m} C_{gs} + 1}$$
(5)

By choosing  $R = 1/g_m$ , the zero is cancelled out by one of the poles. The pulsation and cutoff frequency expressions are given as follows:

$$\omega_o = \frac{g_m}{C_{gs}} \quad f_o = \frac{g_m}{2\pi C_{gs}}$$

The bandwidth of a simple current mirror with a resistive compensation technique is enhanced by a factor of two as compared to a simple current mirror.

#### 2.2. Extended bandwidth of second generation current conveyor CCII

The CMOS realization of the second generation current conveyor circuit is presented in Figure 3. The input stage of the CCII circuit is composed of a symmetric operational transconductance amplifier (OTA) circuit formed by a PMOS differential pair (M1, M2) biased by M19 and three current mirrors, (M3, M4), (M5, M6), as well as (M7, M8).

Assuming that all transistors are operated in the saturation region and all the transistor pairs are matched, the voltage at terminal X follows successfully the voltage applied at terminal Y. The voltage offset is given by

$$\Delta V = V_X - V_Y \approx \lambda_p \left( V_{D1} \sqrt{\frac{2I_{D1}}{\mu_n C_{ox} \left(\frac{W}{L}\right)_1}} - V_{D2} \sqrt{\frac{2I_{D2}}{\mu_n C_{ox} \left(\frac{W}{L}\right)_1}} \right),\tag{6}$$

where  $\lambda_p$  is the channel length modulation parameter.  $(V_{D1}, V_{D2})$  and  $(I_{D1}, I_{D2})$  are the drain voltages and the drain currents of transistors M1 and M2.

It is clear that the offset voltage is null. The drain currents of transistors M1 and M2 are identical because the drains of transistors M7 and M8 are connected respectively to the drains of transistors M4 and M6.

The output stage composed of transistors M10 to M18 is constituted by two current mirrors and two offset adjustment. In the order to obtain good current follower responses between terminals X and Z, the dimensions of transistors must have been well calculated. The current mirror M11–M14 has the same characteristics than



Figure 3. Proposed second generation current conveyor CCII circuit.

the two current mirrors M3–M4 and M5–M6 since the drain of transistor M9 is connected to the drain of transistor M12. Moreover, the connection of the two drain terminals of the transistors M17 and M13 makes it possible to have two identical current mirrors M7–M9 and M16–M18.

Considering that the transistors of NMOS and PMOS current mirrors are characterized by the same transconductance  $(g_{mN}, g_{mP})$ , same capacitor  $(C_{gsN}, C_{sgP})$ , and same resistance seen at the drain of transistor  $(r_N, r_P)$ , the voltage transfer function of the proposed CCII is given by (7). It is in the form of standard normalized with thirteen poles and thirteen zeros (8).

$$A_V(s) = \frac{Vx}{Vy} = \frac{a_0 + a_1s + a_2s^2 + \dots + a_{13}s^{13}}{b_0 + b_1s + b_2s^2 + \dots + b_{13}s^{13}}$$
(7)

$$A_V(s) = A_0 \frac{\left(1 + \frac{s}{\omega_{Z1}}\right) \left(1 + \frac{s}{\omega_{Z2}}\right) \dots \left(1 + \frac{s}{\omega_{Z13}}\right)}{\left(1 + \frac{s}{\omega_{P1}}\right) \left(1 + \frac{s}{\omega_{P2}}\right) \dots \left(1 + \frac{s}{\omega_{P13}}\right)},\tag{8}$$

where

- $\omega_{Z1}, \omega_{Z2}, ..., \omega_{Z13}$  denote the location of zeros,
- $\omega_{P1}, \omega_{P2}, ..., \omega_{P13}$  denote the location of poles,
- $A_0$  shows the gain of transfer function. It is equal to the ratio between  $a_0$  and  $b_0$ .

Assuming widely separated zeros ( $\omega_{Z1} \ll \omega_{Z2} \ll \ldots \ll \omega_{Z13}$ ), the coefficients of the numerator (s, s<sup>2</sup>, s<sup>3</sup>,..., s<sup>13</sup>) can be approximated as

$$\frac{a_1}{a_0} \approx \frac{1}{\omega_{Z1}} \Rightarrow \omega_{Z1} \approx \frac{a_0}{a_1}$$

$$\frac{a_2}{a_0} \approx \frac{1}{\omega_{Z1}\omega_{Z2}} \Rightarrow \omega_{Z2} \approx \frac{a_1}{a_2}$$

$$\vdots$$

$$\frac{a_{13}}{a_0} \approx \frac{1}{\omega_{Z1}\omega_{Z2}\omega_{Z3}...\omega_{Z13}} \Rightarrow \omega_{Z13} \approx \frac{a_{12}}{a_{13}}$$

Similarly, assuming widely separated poles ( $\omega_{P1} \ll \omega_{P2} \ll \ldots \ll \omega_{P13}$ ), the coefficients of the denominator (s, s<sup>2</sup>, ..., s<sup>13</sup>) can be approximated as

$$\frac{b_1}{b_0} \approx \frac{1}{\omega_{P1}} \Rightarrow \omega_{P1} \approx \frac{b_0}{b_1}$$
$$\frac{b_2}{b_0} \approx \frac{1}{\omega_{P1}\omega_{P2}} \Rightarrow \omega_{P2} \approx \frac{b_1}{b_2}$$
$$\vdots$$
$$\frac{b_{13}}{b_0} \approx \frac{1}{\omega_{P1}\omega_{P2}\dots\omega_{P13}} \Rightarrow \omega_{P13} \approx \frac{b_{12}}{b_{13}}$$

By substituting  $s = j\omega$  and at  $\omega = \omega_H$ , the squared magnitude of transfer function is given by

$$|A(j\omega_H)|^2 = \frac{\left(1 + \frac{\omega_H^2}{\omega_{Z1}^2}\right) \left(1 + \frac{\omega_H^2}{\omega_{Z2}^2}\right) \dots \left(1 + \frac{\omega_H^2}{\omega_{Z13}^2}\right)}{\left(1 + \frac{\omega_H^2}{\omega_{P1}^2}\right) \left(1 + \frac{\omega_H^2}{\omega_{P2}^2}\right) \dots \left(1 + \frac{\omega_H^2}{\omega_{P13}^2}\right)} = \frac{1}{2}$$
(9)

The  $\omega_H$  expression can be given by [25]

$$\omega_H \cong \frac{1}{\sqrt{\left(\frac{1}{\omega_{P1}^2} + \dots + \frac{1}{\omega_{P13}^2}\right) - 2\left(\frac{1}{\omega_{Z1}^2} + \dots + \frac{1}{\omega_{Z13}^2}\right)}}$$
(10)

By considering these approximations ( $\omega_{P1} \ll \omega_{P2} \ll ... \omega_{P13}$  and  $\omega_{P1} \ll \omega_{Z1} \ll \omega_{Z2} \ldots \ll \omega_{Z13}$ ), the cut-off frequency of CCII is roughly equal to the cut-off frequency of the first pole.

$$1 + \frac{\omega_H^2}{\omega_{P_1}^2} = 2 \Rightarrow \omega_H = \omega_{P_1} \Rightarrow f_H = f_{P_1} \tag{11}$$

The bandwidth expression of CCII is given by

$$\omega_H = \frac{g_{mP}g_{mN}}{9g_{mP}g_{mN}r_{19}C_{sg2} + 4g_{mN}C_{sgP} + (g_{mN} + 9g_{mP})C_{gsN}}$$
(12)

In the order to improve bandwidth, the resistive compensation technique was applied in all current mirrors of the proposed CCII. Assuming that all NMOS current mirrors are compensated by the same resistance value  $R_N$ and all PMOS current mirrors are compensated by the same resistance value  $R_P$ , the bandwidth expression of the second generation current conveyor using the resistive compensation technique is given by

$$\omega_{H} = \frac{g_{mN}^{2}g_{mP}r_{N}^{2}r_{P}^{2}}{\left[ \begin{array}{c} \left(g_{mP}\left(9 + R_{P}g_{mP}\right) + g_{mN}\left(R_{P}g_{mP} + R_{P}g_{mP} + 1\right)\right)r_{N}^{2}r_{P}^{2}g_{mN}C_{gsN} \\ +9r_{19}r_{N}^{2}r_{P}^{2}g_{mN}^{2}g_{mP}C_{sg1} + 4\left(r_{N}^{2}r_{P}^{2}g_{mN}^{2} - g_{mP}R_{N}\left(r_{N} + r_{P}\right)^{2}\right)C_{sgP}} \right]}$$
(13)

Based on Eqs. (12) and (13), it is necessary that the resistances  $R_N$  and  $R_P$  verify the following relationship to have a wider bandwidth:

$$0 \leq R_P \leq \frac{4R_N (r_N + r_P)^2 C_{sgP}}{(g_{mP} + 2g_{mN}) r_N^2 r_P^2 g_{mN} C_{gsN}}$$
(14)

## 2.3. Simulation results of CCII

The performances of the CMOS second generation current conveyor circuit with and without using the resistive compensation technique are verified by TSPICE based on the BSIM3v3 transistor model (level 49) for the TSMC 0.18  $\mu$ m CMOS process available from MOSIS at 25 °C. This circuit is powered with ±0.8 V supply voltage. The aspect ratios (W/L) of the MOS transistors were taken as 5  $\mu$ m/0.18  $\mu$ m for M1, M2, and M19, 1  $\mu$ m/0.18  $\mu$ m for all NMOS transistors, and 2  $\mu$ m/0.18  $\mu$ m for all PMOS transistors.

In order to verify the theoretical analysis performed, we have extracted the transistor aspect ratios of CCII, as given in Table 1. The simulation results of the CCII circuit are verified with different resistance values  $R_N$  (5 k $\Omega$ , 10 k $\Omega$ , 20 k $\Omega$ , 30 k $\Omega$ , 40 k $\Omega$ ) and  $R_P$  fixed to 10  $\Omega$ . In order to minimize the increase in temperature and surface, the passive resistance used for the resistive compensation technique is replaced by an active resistance under the form of an NMOS transistor (Ma) such that their drain and source terminals are connected to two gates of transistors M1a and M2a, as shown in Figure 4.

|                   | M1, M2                    | M19                       | $M_N$                     | $M_P$                    |
|-------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| Type              | PMOS                      | PMOS                      | NMOS                      | PMOS                     |
| Region            | Saturation                | Linear                    | Saturation                | Saturation               |
| $I_d$             | $-45.08 \ \mu \mathrm{A}$ | $-90.18 \ \mu \text{A}$   | $45.08~\mu\mathrm{A}$     | $-46.77~\mu\mathrm{A}$   |
| $I_{bs}, I_{bd}$  | 0.                        | 0.                        | 0.                        | 0.                       |
| $V_{gs}$          | -646.72  mV               | -800.00 mV                | $714.90~\mathrm{mV}$      | $-758.12~\mathrm{mV}$    |
| $V_{ds}$          | -731.83  mV               | -153.20  mV               | $714.90~\mathrm{mV}$      | -758.34  mV              |
| V <sub>bs</sub>   | 0.                        | 0.                        | 0.                        | 0.                       |
| $V_{TH}$          | -479.56  mV               | -490.30  mV               | $494.93~\mathrm{mV}$      | -475.31  mV              |
| V <sub>DSAT</sub> | -152.35  mV               | -258.53  mV               | $159.60~\mathrm{mV}$      | -235.87  mV              |
| BETA              | 3.081  mV                 | 2.98 mV                   | 2.26  mV                  | 1.21  mV                 |
| $R_{s,}R_{d}$     | 0.                        | 0.                        | 0.                        | 0.                       |
| $g_m$             | 491.12 $\mu \Omega^{-1}$  | $386.64~\mu\Omega^{-1}$   | 358.44 $\mu\Omega^{-1}$   | 291.98 $\mu \Omega^{-1}$ |
| $g_{ds}$          | 18.66 $\mu \Omega^{-1}$   | $371.18 \ \mu\Omega^{-1}$ | $13.33 \ \mu \Omega^{-1}$ | 13.37 $\mu\Omega^{-1}$   |
| $g_{mb}$          | 144.15 $\mu \Omega^{-1}$  | 126.71 $\mu \Omega^{-1}$  | 81.27 $\mu\Omega^{-1}$    | 87.36 $\mu \Omega^{-1}$  |
| $g_{bd}, g_{bs}$  | 0.                        | 0.                        | 0.                        | 0.                       |
| $C_{gs}$          | 7.083 fF                  | 7.05 fF                   | $1.75~\mathrm{fF}$        | 2.84 fF                  |
| $C_{gd}$          | 3.16 fF                   | 3.51 fF                   | 823.99 fF                 | 1.26 fF                  |
| $C_{gb}$          | 231.54 aF                 | 127.25 aF                 | 109.80 aF                 | 86.76 aF                 |
| $C_{bd}, C_{bs}$  | 0.                        | 0.                        | 0.                        | 0.                       |

Table 1. The transistors aspect ratios of CCII.

The DC voltage mode and current mode characteristics of CCII are presented respectively in Figures 5 and 6. With different resistance values, we note that there is no change in these results. In voltage mode, the current conveyor circuit has good linearity over the rail to rail dynamic range (-0.8 V to 0.8 V) with 0.06% error at the end of the transfer curve. The output current characteristic curve vs. input current shows a maximum error of 0.012% for an input dynamic varied from  $-280 \ \mu$ A to  $280 \ \mu$ A.

The AC voltage gains between Y and X are plotted in Figure 7. The static gains are equal to unity and the cut-off frequencies without and with resistance compensation are extended from 4.23 GHz to 5.66 GHz,



Figure 4. Simple current mirror with active resistance compensation.



**Figure 5**. Output voltage variation as function of input voltage.

as noted in Table 2. The AC current gains between X and Z are shown in Figure 8. This circuit has unity static gains and the bandwidth values without and with resistance compensation are prolonged from 3.91 GHz to 4.95 GHz, as shown in Table 2. The parasitic resistances  $R_X$  keep the same values of 14.79  $\Omega$  and 3.07  $\Omega$ up to 100 MHz respectively for circuits CCII with passive and active resistance compensation (Figure 9). The main characteristics of the proposed second generation current conveyor circuit without and with resistance compensation are grouped in Table 3.





Figure 6. Output current variation as function of input Figure 7. Voltage gain variation according to frequency.

## 3. Proposed mixed mode four-quadrant multiplier circuit

The proposed four-quadrant mixed mode multiplier is presented in Figure 10. This circuit is composed of three second generation current conveyor circuits, two N-Channel MOSFETs transistors, and four passive resistances.

The transistors M1 and M2 have the same drain and source terminals. Assuming that Eq. (15) is verified, the two NMOS transistors are operated in the linear region and the expression current drains are given in (16) and (17).

$$V_{GS} > V_{TH}, V_{DS} < V_{GS} - V_{TN}$$
 (15)

current.



 ${\bf Figure} \ {\bf 8}. \ {\rm Current} \ {\rm gain} \ {\rm variation} \ {\rm according} \ {\rm to} \ {\rm frequency}.$ 



Figure 9. Parasitic resistance variation according to frequency.

Table 2. Bandwidth variation according to different resistance compensation values.

|                                 | Passive resistance $\mathbf{R}_N$ (k $\Omega$ ) |       |       |       |       |       | Active resistance $(\mu m/\mu m)$          |
|---------------------------------|-------------------------------------------------|-------|-------|-------|-------|-------|--------------------------------------------|
|                                 | 0                                               | 5     | 10    | 20    | 30    | 40    | $R_P (30 \ \mu m/0.18 \ \mu m)$            |
|                                 | 0                                               |       |       |       |       |       | ${\rm R}_N~(5~\mu{\rm m}/0.18~\mu{\rm m})$ |
| Bandwidth FCv (GHz)             | 4.22                                            | 4.54  | 4.98  | 5.52  | 5.64  | 5.66  | 5.18                                       |
| Bandwidth FCi (GHz)             | 3.91                                            | 4.20  | 4.49  | 4.81  | 4.91  | 4.95  | 4.62                                       |
| Parasitic resistance $(\Omega)$ | 14.79                                           | 14.79 | 14.79 | 14.79 | 14.79 | 14.79 | 3.07                                       |



Figure 10. Proposed mixed mode four-quadrant analogue multiplier.

$$I_1 = K_1 \left( V_{GS1} - V_{TH1} - \frac{V_{DS1}}{2} \right) V_{DS1}$$
(16)

$$I_2 = K_2 \left( V_{GS2} - V_{TH2} - \frac{V_{DS2}}{2} \right) V_{DS2},$$
(17)

where

889

|                                           |               | Proposed CCII circuit |                       |                         |  |  |
|-------------------------------------------|---------------|-----------------------|-----------------------|-------------------------|--|--|
| Characteristics                           | Unit          | Without               | With compensation     |                         |  |  |
|                                           |               |                       | Passive resistance    | Active resistance       |  |  |
|                                           |               | compensation          | $R=40 \ k\Omega$      |                         |  |  |
| Technology                                | CMOS          | $0.18 \ \mu m \ TSMC$ | $0.18 \ \mu m \ TSMC$ | 0.18 $\mu {\rm m}$ TSMC |  |  |
| Bias voltage                              | V             | $\pm 0.8$             | $\pm 0.8$             | $\pm 0.8$               |  |  |
| Power consumption                         | mW            | 0.29                  | 0.29                  | 0.29                    |  |  |
| Voltage gain                              | —             | 1                     | 1                     | 1                       |  |  |
| Current gain                              |               | 1                     | 1                     | 1                       |  |  |
| DC voltage range                          | V             | -0.8 to 0.8           | -0.8 to 0.8           | -0.8 to 0.8             |  |  |
| DC current range                          | mA            | -0.28 to $0.28$       | -0.28 to 0.28         | -0.28 to 0.28           |  |  |
| Bandwidth FCi                             | GHz           | 3.9                   | 4.95                  | 4.62                    |  |  |
| Bandwidth FCv                             | GHz           | 4.23                  | 5.66                  | 5.18                    |  |  |
| THD at 10 kHz @ 0.3 V                     | %             | 0.023                 | 0.03                  | 0.026                   |  |  |
| THD at 10 kHz @ 10 $\mu$ A                | %             | 0.025                 | 0.028                 | 0.028                   |  |  |
| Node X parasitic impedance $\mathbf{R}_X$ | Ω             | 14.79                 | 14.79                 | 3.07                    |  |  |
| Node Y parasitic impedance $R_Y$ , $C_Y$  | $k\Omega//fF$ | $\infty//75$          | $\infty//77$          | $\infty//80$            |  |  |
| Node Z parasitic impedance $R_Z$ , Cz     | $k\Omega//fF$ | 48.5// 16.59          | 50//17.3              | 52//18.6                |  |  |

Table 3. The comparison table.

- $\mathbf{K} = \mu_n \mathbf{C}_{ox} (\mathbf{W}/\mathbf{L})$  is trans-conductance parameter,
- $\mu_n$  is the effective surface mobility,
- $C_{ox}$  is the gate oxide capacitance per unit area,
- $V_{TH}$  is the threshold voltage of the MOS transistor and W/L is the transistor aspect ratio.

Supposing that M1 and M2 are homogeneous ( $K_1 = K_2 = K$  and  $V_{TH1} = V_{TH2} = V_{TH}$ ), the voltage mode operation of the multiplier circuit can be obtained when the input currents  $I_{IN1}$  and  $I_{IN2}$  are null. The current drain expressions of M1 and M2 are given as

$$I_{1} = K \left( V_{gs1} - V_{TH} - \frac{V_{IN1}}{4} \right) \frac{V_{IN1}}{2}$$
(18)

$$I_2 = K \left( V_{gs2} - V_{TH} - \frac{V_{IN1}}{4} \right) \frac{V_{IN1}}{2}$$
(19)

Based on (18) and (19), the output voltage of multiplier circuit can be expressed by

$$V_{out} = R_{OUT} (I_1 - I_2) = \frac{K}{2} R_{OUT} V_{IN1} (V_{gs1} - V_{gs2})$$
(20)

$$V_{out} = \frac{K}{2} R_{OUT} V_{IN1} V_{IN2} \tag{21}$$

The current mode operation of the multiplier circuit can be verified when the input voltages  $V_{IN1}$  and  $V_{IN2}$  are connected to the ground. The current drains of transistors M1 and M2 are respectively given by

$$I_{1} = K \left( V_{gs1} - V_{TN} - R \frac{I_{IN1}}{2} \right) R I_{IN1}$$
(22)

$$I_{2} = K \left( V_{gs2} - V_{TN} - R \frac{I_{IN1}}{2} \right) R I_{IN1}$$
(23)

The output current  $(I_{out})$  of the proposed multiplier is given by

$$I_{out} = I_1 - I_2 = KR \ I_{IN1} \left( V_{gs1} - V_{gs2} \right) \tag{24}$$

$$I_{out} = I_1 - I_2 = KR^2 I_{IN1}I_{IN2}$$
(25)

The performances of the four-quadrant CMOS mixed mode multiplier circuit are verified with the same simulation conditions of the second generation current conveyor CCII. The dimensions of transistors M1 and M2 are W = 20  $\mu$ m and L = 0.7  $\mu$ m. The passive resistance values R and R<sub>out</sub> are equal to 10 k $\Omega$ .

The DC voltage mode characteristic curves of the proposed multiplier circuit are shown in Figure 11. The input voltage  $V_{IN1}$  varies from -0.4 V to 0.4 V and the input voltage  $V_{IN2}$  is changing from -0.20 V to 0.20 V with 0.04 V steps. The proposed circuit has a dynamic range extended from -0.25 V to 0.25 V with THD less than 0.114%.

Figure 12 shows simulated DC current mode transfer characteristics of the proposed multiplier, when input current  $I_{IN1}$  swept continuously from -300  $\mu$ A to 300  $\mu$ A while  $I_{IN2}$  varied from -100  $\mu$ A to 100  $\mu$ A with 30  $\mu$ A steps. It can be observed that the linear range of output current is approximately ±150  $\mu$ A, where the maximum value of total harmonic distortion (THD) is about 0.083%.



Figure 11. DC voltage mode transfer characteristics.

Figure 12. DC current mode transfer characteristics of four-quadrant analogue multiplier.

AC simulations have been carried out in order to verify the effects of the resistive compensation technique at the level of multiplier circuit. The voltage mode and current mode bandwidths are extended from 3.42 GHz to 4.1 GHz and from 2.67 GHz to 3.12 GHz, respectively, with resistance compensation values varied from 0  $\Omega$ to 40 k $\Omega$ , as shown in Figure 13.

The proposed multiplier is compared with several recently multiplier configurations existing in the literature, as shown in Table 4.

100

150



Figure 13. Bandwidth variation according to the resistance compensation values.

|               | Public. | Type           | Supply Power cons. |           | Dyn. range    | –3dB Freq. | THD   | Tech.     |
|---------------|---------|----------------|--------------------|-----------|---------------|------------|-------|-----------|
|               | years   | туре           | voltage $(V)$      | $(\mu W)$ | $(\mu A, mV)$ | (GHz)      | (%)   | $(\mu m)$ |
| [26]          | 2008    | Voltage mode   | $\pm 1$            | 588       | $\pm 100$     | 3.98       |       | 0.18      |
| [27]          | 2011    | Voltage mode   | 1.2                | 192       | $\pm 100$     | 4.14       |       | 0.35      |
| [28]          | 2014    | Voltage mode   | $\pm 1.25$         | 402 —     |               |            | 1.62  | 0.25      |
| [29]          | 2014    | Current mode   | 1.5                | 700       | $\pm 20$      | 0.23       |       | 0.18      |
| [30]          | 2008    | Versatile dual | +1 5               | 460       | VM ±300       | 0.019      | _     | 0.5       |
|               |         | mode           | ±1.5               |           | $CM \pm 20$   | 0.013      |       | 0.5       |
| Proposed work |         | Mixed mode     | ±0.8               | 527       | VM ±200       | 4.1        | 0.114 | 0.18      |
|               |         |                |                    |           | CM $\pm 150$  | 3.12       | 0.083 |           |

Table 4. Comparison between proposed multiplier and others reported in the literature.

## 4. Conclusion

This work presents a four-quadrant mixed mode multiplier circuit composed of three second generation current conveyor circuits, two NMOS transistors operating in linear region, and four passive resistances. It can be operated in either current mode or voltage mode without changing the circuit topology. In the order to improve the bandwidth of the proposed multiplier, the resistive compensation technique has applied by adding a resistance between the gate and drain of each primary transistor pair of all the current mirrors of the CCII. The performances of the proposed circuits were verified by TSPICE simulator based on the BSIM3v3 transistor model (level 49) for the TSMC 0.18  $\mu$ m CMOS process available from MOSIS at 25 °C. The CCII circuit shows wide dynamic range, high output impedance at Z and Y terminals, excellent input impedance at X terminal ( $R_X = 14.79\Omega$ ), and unity voltage and current gains. According to the different resistance compensation values, the voltage and current bandwidths are extended from 4.23 GHz to 5.66 GHz and from 3.91 GHz to 4.95 GHz, respectively, with 290  $\mu$ W power consumption. The proposed multiplier has good voltage mode responses, where the dynamic range is  $\pm 0.25$  V with THD less than 0.114% and the bandwidth values are extended from 3.42 GHz to 4.1 GHz. The current mode responses show wide dynamic range ( $\pm 150 \ \mu$ A) with maximum value of THD of about 0.083% and the bandwidth values are expanded from 2.67 GHz to 3.12 GHz.

#### References

- Lui SC, Kramer J, Indiveri G, Delbruck T, Douglas R. Analog VLSI: Circuits and Principles. Cambridge, MA, USA: Massachusetts Institute of Technology Press, 2002.
- Filanovsky IM, Baltes H. CMOS two-quadrant multiplier using transistor triode regime. IEEE J Solid-St Circ 1992; 27: 831-833.
- [3] Al-Suhaibani ES, Al-Absi MA. A compact CMOS current-mode analog multi-functions circuit. Analog Integr Circ S 2015; 84: 471-477.
- [4] Huang Z, Jiang M, Inoue Y. A highly linear and wide input range four-quadrant CMOS analog multiplier using active feedback. IEICE T Electron 2009; 92-C: 806-814.
- [5] Saxena N, Clark JJ. A four-quadrant CMOS analog multiplier for analog neural network. IEEE J Solid-St Circ 1994; 29: 746-749.
- [6] Hashiesh MA, Mahmoud SA, Soliman AM. New four-quadrant CMOS current-mode and voltage-mode multipliers. Analog Integr Circ S 2005; 45: 295-307.
- [7] Shoemaker PA, Haviland GL, Shimabukuro RL, Lagnado I. A simple CMOS analog four-quadrant multiplier. Analog Integr Circ S 1991; 1: 107-117.
- [8] Dejhan K, Prommee P, Tiamvorratat W, Mitatha S, Chaisayun I. A design of four-quadrant analog multiplier. In: IEEE 2004 Communications and Information Technology; 26–29 October 2004; Sapporo, Japan: IEEE. pp 29-32.
- [9] Bult K, Wallinga H. A CMOS four-quadrant analog multiplier. IEEE J Solid-St Circ 1986; 21: 430-435.
- [10] Machowski W, Kuta S, Jasielski J. Four-quadrant analog multiplier based on CMOS inverters. Analog Integr Circ S 2008; 55: 249-259.
- [11] Keles S, Kuntman HH. Four quadrant FGMOS analog multiplier. Turk J Elec Eng & Comp Sci 2011; 19: 291-301.
- [12] Hwang YS, Liu WH, Tu SH, Chen JJ. New building block: multiplication-mode current conveyor. IET Circ Device Syst 2009; 3: 41-48.
- [13] Elwan HO, Soliman AM. CMOS differential current conveyors and applications for analog VLSI. Analog Integr Circ S 1996; 11: 35-45.
- [14] Abuelma'atti MT, Al-Qahtani MA. A current-mode current-controlled current-conveyor-based analogue multiplier/divider. Int J Electronics 1998; 85: 71-77.
- [15] Piccirilli MC. A current-conveyor-based multiplier/divider cell. Int J Circ Theor Appl 1996; 24: 233-237.
- [16] Premont C, Abouchi N, Grisel R, Chante JP. A BiCMOS current conveyor based four-quadrant analog multiplier. Analog Integr Circ S 1999; 19: 159-162.
- [17] Kumngern M, Junnapiya S. A CMOS four-quadrant current multiplier using electronically tunable CCII. In: IEEE 2013 Advanced Technologies for Communications; 16–18 October 2013; Ho Chi Minh City, Vietnam: IEEE. pp. 366-369.
- [18] Veeravalli A, Sanchez-Sinencio E, Silva-Martinez J. A CMOS transconductance amplifier architecture with wide tuning range for very low frequency applications. IEEE J Solid-St Circ 2002; 37: 776-781.
- [19] Igarashi Y, Hyogo A, Sekine K. Design of very low-distortion, four-quadrant analog multiplier-type CMOS-OTA considering variation of mobility according to the gate voltage. Electron Comm Jpn 2 1994; 77: 65-76.
- [20] Riewruja V, Rerkratn A. Four-quadrant analogue multiplier using operational amplifier. Int J Electron 2011; 98: 459-474.
- [21] Riewruja V, Rerkratn A. Analog multiplier using operational amplifiers. Indian J Pure Ap Phy 2010; 48: 67-70.
- [22] Sedra A, Smith K. A second-generation current conveyor and its applications. IEEE T Circuits Syst 1970; 17: 132-134.
- [23] Gupta M, Singh U, Srivastava R. Bandwidth extension of high compliance current mirror by using compensation methods. Active and passive electronic components 2014: 1-8.

- [24] Voo T, Toumazou C. High-speed current mirror resistive compensation technique. Electron Lett 1995; 31: 248-250.
- [25] Sedra A, Smith K. Microelectronic Circuits. 5th edition. Oxford, UK: Oxford University Press, 2004.
- [26] Hidayat R, Dejhan K, Moungnoul P, Miyanaga Y. OTA-based high frequency CMOS multiplier and squaring circuit. In: IEEE 2008 Intelligent Signal Processing and Communications Systems; 8–11 February 2009; Bangkok, Thailand: IEEE. pp. 1-4.
- [27] Aleshams M, Shahsavandi A. A low power high frequency CMOS RF four quadrant analog mixer. International Journal of Electrical and Computer Engineering 2011; 5: 1622-1624.
- [28] Yuce E, Yucel F. A new cascadable CMOS voltage squarer circuit and its application: four-quadrant multiplier. Indian J Eng Mater S 2014; 21: 351-357.
- [29] Al-Absi MA, As-Sabban IA. A new highly accurate CMOS current-mode four-quadrant multiplier. Arab J Sci Eng 2015; 40: 551-558.
- [30] Kumngern M, Dejhan K. Versatile dual-mode class-AB four-quadrant analog multiplier. International Journal of Electrical and Communication Engineering 2008; 2: 1733-1740.